

















































![](_page_12_Figure_1.jpeg)

![](_page_13_Figure_0.jpeg)

![](_page_13_Figure_1.jpeg)

![](_page_14_Figure_0.jpeg)

![](_page_14_Figure_1.jpeg)

![](_page_15_Figure_0.jpeg)

![](_page_15_Picture_1.jpeg)

![](_page_16_Figure_0.jpeg)

| <ul><li>System Trade-offs, solution 1)</li><li>IC characteristics:</li></ul> |                  |                        |
|------------------------------------------------------------------------------|------------------|------------------------|
|                                                                              | Process          | CMOS 0.8 µm            |
|                                                                              | Die Size         | 97 mm <sup>2</sup>     |
|                                                                              | Transistor Count | 980.000                |
|                                                                              | Data Clock       | 27 or 32 MHz           |
|                                                                              | Package          | PLCC84                 |
|                                                                              | Dissipation      | 1.8 W                  |
|                                                                              | Interface        | UART-bus               |
|                                                                              | ME/MC Range      | ±16 (H), ±9 (V) pixels |
|                                                                              |                  |                        |
| DAC System Level Design<br>with Embedded Platforms                           |                  |                        |

![](_page_17_Figure_0.jpeg)

![](_page_17_Figure_1.jpeg)

![](_page_18_Figure_0.jpeg)

![](_page_18_Figure_1.jpeg)

![](_page_19_Figure_0.jpeg)

![](_page_19_Picture_1.jpeg)

![](_page_20_Figure_0.jpeg)